#### Computer Architecture Tutorial 12

## **Verilog HDL: A Brief Syntax Overview**

Artem Burmyakov, Alexander Tormasov

November 11, 2021



#### Recap: Characteristics of Combinational Logic Circuits

- 1) An output signal depends just on input signals
- 2) Comprised of logic gates, such as AND, OR, etc., and wires connecting them
- 3) Output signal is updated after the change of input signals, subject to propagation delay
- 4) Use no memory units, such as registers
- 5) Typically, no clock signal is present (exceptions might apply)

Key advantage: Fast (thus, used in such components, as processor ALU)

Key disadvantage: No support of inputs synchronization (will be discussed later)

#### Types of Logic Circuits for CPU Components



## Recap: Synchronous vs. Asynchronous Circuits

| Characteristic                                    | Asynchronous (like S/R latch)                                                                                                                   | Synchronous (like Flip-Flop)                                                |
|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Output Update Trigger                             | Any change of one of the inputs                                                                                                                 | A clock signal, together with other input signals                           |
| Clock Presence                                    | No clock present                                                                                                                                | Clock governs the entire circuit activity                                   |
| Reliability (for result correctness)              | Less reliable (prone to incorrect result, subject to propagation delays)                                                                        | Reliable (guarantees a correct result, independently of propagation delays) |
| Memory Element Presence                           | Not used                                                                                                                                        | Used                                                                        |
| Operation Speed Power Consumption                 | Faster (no clock signal for synchronisation delay is used)  Lower                                                                               | Slower (due to overpessimistic synchronisation delays)  Higher              |
| rower Consumption                                 | Lower                                                                                                                                           | (e.g. due to the presence of flip-flops, consuming power for data storage)  |
| Logical Complexity, Size (the number of elements) | Simpler, smaller (Note: an asynchronous circuit might behave as a synchronous, but at the price of a higher hardware implementation complexity) | More complex, larger                                                        |
| Sample Use Cases                                  | Arithmetic-Logic Unit (ALU);<br>Small fast peripheral circuits supporing CPU<br>operation                                                       | Register files; Most of the circuits containing memory elements             |

## 2-to-1 Multiplexor: Digital Circuit by Using Logic Gates



## 2-to-1 Multiplexor: Digital Circuit by Using Logic Gates









Multiplexer – a hardware module:

$$i_1, i_2, s$$
 – input pins;  
 $q$  – output pin





Multiplexer – a hardware module:

 $i_1, i_2, s$  – input pins; q – output pin

| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
| 9 | endmodule                  |



Multiplexer – a hardware module:

 $i_1, i_2, s$  – input pins; q – output pin

# The list of all input and output pins of a module

| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
| 9 | endmodule                  |



Multiplexer – a hardware module:

 $i_1, i_2, s$  – input pins; q – output pin

| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
|   |                            |
| 2 | <b>input</b> i1, i2, s;    |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
| 9 | endmodule                  |



Multiplexer – a hardware module:

 $i_1, i_2, s$  – input pins; q – output pin

| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | input i1, i2, s;           |
| 3 | output q;                  |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
| 9 | endmodule                  |



| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | <b>input</b> i1, i2, s;    |
| 3 | output q;                  |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
| 9 | endmodule                  |



| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | input i1, i2, s;           |
| 3 | output q;                  |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
| 9 | endmodule                  |

 $q_0$ ,  $q_1$ ,  $q_2$  - internal wires of our hardware module



 $q_0$ ,  $q_1$ ,  $q_2$  - internal wires of our hardware module

| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | input i1, i2, s;           |
| 3 | output q;                  |
| 4 | <b>wire</b> q0, q1, q2;    |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
| 9 | endmodule                  |



 $q_{0}$ ,  $q_{1}$ ,  $q_{2}$  - internal wires of our hardware module

#### Input and output pins are always of type "wire"

| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | input i1, i2, s;           |
| 3 | output q;                  |
| 4 | <b>wire</b> q0, q1, q2;    |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
| 9 | endmodule                  |



| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | <b>input</b> i1, i2, s;    |
| 3 | output q;                  |
| 4 | <b>wire</b> q0, q1, q2;    |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
| 9 | endmodule                  |



| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | input i1, i2, s;           |
| 3 | output q;                  |
| 4 | <b>wire</b> q0, q1, q2;    |
|   |                            |
|   |                            |
|   |                            |
|   |                            |
| 9 | endmodule                  |

Verilog provides built-in primitive hardware modules (not, add, or, etc.)



| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | <b>input</b> i1, i2, s;    |
| 3 | output q;                  |
| 4 | wire q0, q1, q2;           |
| 5 | <b>not</b> (q0, s);        |
|   |                            |
|   |                            |
|   |                            |
| 9 | endmodule                  |

Verilog provides built-in primitive hardware modules (not, add, or, etc.)



| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | input i1, i2, s;           |
| 3 | output q;                  |
| 4 | <b>wire</b> q0, q1, q2;    |
| 5 | not(q0, s);                |
|   |                            |
|   |                            |
|   |                            |
| 9 | endmodule                  |

Verilog provides built-in primitive hardware modules (not, add, or, etc.)

Output pins (wires) are listed first (similarity to MIPS assembler)



| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | input i1, i2, s;           |
| 3 | output q;                  |
| 4 | <b>wire</b> q0, q1, q2;    |
| 5 | <b>not</b> (q0, s);        |
| 6 | and(q1, i1, q0);           |
| 7 | <b>and</b> (q2, i2, s);    |
|   |                            |
| 9 | endmodule                  |

Verilog provides built-in primitive hardware modules (not, add, or, etc.)



| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | input i1, i2, s;           |
| 3 | output q;                  |
| 4 | <b>wire</b> q0, q1, q2;    |
| 5 | <b>not</b> (q0, s);        |
| 6 | and(q1, i1, q0);           |
| 7 | <b>and</b> (q2, i2, s);    |
| 8 | <b>or</b> (q, q1, q2);     |
| 9 | endmodule                  |

Verilog provides built-in primitive hardware modules (not, add, or, etc.)



| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | input i1, i2, s;           |
| 3 | output q;                  |
| 4 | <b>wire</b> q0, q1, q2;    |
| 5 | <b>not</b> (q0, s);        |
| 6 | and(q1, i1, q0);           |
| 7 | <b>and</b> (q2, i2, s);    |
| 8 | <b>or</b> (q, q1, q2);     |
| 9 | endmodule                  |

## Syntax Variation for Module Declaration in Verilog

| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
|   |                            |
| 2 | input i1, i2, s;           |
| 3 | output q;                  |
|   |                            |
| 4 | wire q0, q1, q2;           |
|   |                            |
| 5 | <b>not</b> (q0, s);        |
| 6 | and(q1, i1, q0);           |
| 7 | and/n2 i2 a\               |
| 7 | <b>and</b> (q2, i2, s);    |
| 8 | orla a1 a2).               |
| Ŏ | <b>or</b> (q, q1, q2);     |
|   |                            |
| 9 | endmodule                  |
|   |                            |

## Syntax Variation for Module Pins Declaration in Verilog

| 1  | module mux (             |
|----|--------------------------|
| 2  | input i1,                |
| 3  | input i2,                |
| 4  | input s,                 |
| 5  | output q                 |
| 6  | );                       |
| 7  | wire q0, q1, q2;         |
| 8  | <b>not</b> (q0, s);      |
| 9  | <b>and</b> (q1, i1, q0); |
| 10 | <b>and</b> (q2, i2, s);  |
| 11 | <b>or</b> (q, q1, q2);   |
| 12 | endmodule                |

| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | <b>input</b> i1, i2, s;    |
| 3 | output q;                  |
| 4 | wire q0, q1, q2;           |
| 5 | <b>not</b> (q0, s);        |
| 6 | and(q1, i1, q0);           |
| 7 | <b>and</b> (q2, i2, s);    |
| 8 | <b>or</b> (q, q1, q2);     |
| 9 | endmodule                  |

| Operator<br>Symbol | Function/Purpose | Operands |
|--------------------|------------------|----------|
| ~                  | Bitwise negation | Unary    |
| &                  | Bitwise AND      | Binary   |
| I                  | Bitwise OR       | Binary   |
| ٨                  | Bitwise XOR      | Binary   |
| ۸~                 | Bitwise XNOR     | Binary   |
| ?:                 | Conditional      | Ternary  |

| Operator<br>Symbol | Function/Purpose | Operands |
|--------------------|------------------|----------|
| ~                  | Bitwise negation | Unary    |
| &                  | Bitwise AND      | Binary   |
| I                  | Bitwise OR       | Binary   |
| ٨                  | Bitwise XOR      | Binary   |
| ۸~                 | Bitwise XNOR     | Binary   |
| ?:                 | Conditional      | Ternary  |

#### Example of possible implementations:



Block diagram impl.

| Operator<br>Symbol | Function/Purpose | Operands |
|--------------------|------------------|----------|
| ~                  | Bitwise negation | Unary    |
| &                  | Bitwise AND      | Binary   |
| I                  | Bitwise OR       | Binary   |
| ٨                  | Bitwise XOR      | Binary   |
| ۸~                 | Bitwise XNOR     | Binary   |
| ?:                 | Conditional      | Ternary  |

Example of possible implementations:

$$egin{array}{c} i_1 & & & \\ q_0 & & & \\ \end{array}$$
 and  $q_1$ 

and(q1, i1, q0);

Block diagram impl.

Verilog implementation by using "and" primitive

| Operator<br>Symbol | Function/Purpose | Operands |
|--------------------|------------------|----------|
| ~                  | Bitwise negation | Unary    |
| &                  | Bitwise AND      | Binary   |
| 1                  | Bitwise OR       | Binary   |
| ٨                  | Bitwise XOR      | Binary   |
| ۸~                 | Bitwise XNOR     | Binary   |
| ?:                 | Conditional      | Ternary  |

#### Example:



Block diagram impl.

Verilog implementation by using "and" primitive

Verilog implementation by a continuos assignment of an expression

#### Continuous Assignment in Verilog

**assign** 
$$q1 = (i1 \& q0);$$

Whenever some input is changed, output q1 is updated as well

#### Multiplexer Implementation: Alternatives

Implementation by using "and", "or", and "not" primitives:

| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | <b>input</b> i1, i2, s;    |
| 3 | output q;                  |
| 4 | wire q0, q1, q2;           |
| 5 | <b>not</b> (q0, s);        |
| 6 | and(q1, i1, q0);           |
| 7 | <b>and</b> (q2, i2, s);    |
| 8 | <b>or</b> (q, q1, q2);     |
| 9 | endmodule                  |

Implementation by using continuos assignments and "&", "|", and "~" operators:

| 1 | module mux (i1, i2, s, q);   |
|---|------------------------------|
| 2 | <b>input</b> i1, i2, s;      |
| 3 | output q;                    |
| 4 | <b>wire</b> q0, q1, q2;      |
| 5 | <b>assign</b> $q0 = (^s);$   |
| 6 | assign q1 = (i1 & q0);       |
| 7 | <b>assign</b> q2 = (i2 & s); |
| 8 | assign q = (q1   q2);        |
| 9 | endmodule                    |

#### Multiplexer Implementation: Alternatives

Implementation by using "and", "or", and "not" primitives:

| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | <b>input</b> i1, i2, s;    |
| 3 | output q;                  |
| 4 | wire q0, q1, q2;           |
| 5 | <b>not</b> (q0, s);        |
| 6 | and(q1, i1, q0);           |
| 7 | <b>and</b> (q2, i2, s);    |
| 8 | <b>or</b> (q, q1, q2);     |
| 9 | endmodule                  |

Implementation by using continuos assignments and "&", "|", and "~" operators:

| 1 | module mux (i1, i2, s, q);   |
|---|------------------------------|
| 2 | <b>input</b> i1, i2, s;      |
| 3 | output q;                    |
| 4 | <b>wire</b> q0, q1, q2;      |
| 5 | <b>assign</b> $q0 = (^s);$   |
| 6 | assign q1 = (i1 & q0);       |
| 7 | <b>assign</b> q2 = (i2 & s); |
| 8 | assign q = (q1   q2);        |
| 9 | endmodule                    |

#### Multiplexer Implementation: Syntax Variations

#### A more *compact* program code:

| 1 | module mux (i1, i2, s, q);              |
|---|-----------------------------------------|
| 2 | input i1, i2, s;                        |
| 3 | output q;                               |
| 4 | <b>assign</b> q = (i1 & ~s)   (i2 & s); |
| 5 | endmodule                               |

## Implementation by using continuos assignments and "&", "|", and "~" operators:

| 1 | module mux (i1, i2, s, q);   |
|---|------------------------------|
| 2 | <b>input</b> i1, i2, s;      |
| 3 | output q;                    |
| 4 | <b>wire</b> q0, q1, q2;      |
| 5 | <b>assign</b> $q0 = (^s);$   |
| 6 | assign q1 = (i1 & q0);       |
| 7 | <b>assign</b> q2 = (i2 & s); |
| 8 | assign q = (q1   q2);        |
| 9 | endmodule                    |

#### Statement "assign" vs. Procedural Block "always" in Verilog

## Implementation based on continuous assignment:

| 1 | module mux (i1, i2, s, q);              |
|---|-----------------------------------------|
| 2 | input i1, i2, s;                        |
| 3 | output q;                               |
| 4 | <b>assign</b> q = (i1 & ~s)   (i2 & s); |
| 5 | endmodule                               |

← We force q to be updated whenever i1, or i2, or s changes

#### Statement "assign" vs. Procedural Block "always" in Verilog

## Implementation based on continuous assignment:

| 1 | module mux (i1, i2, s, q);              |
|---|-----------------------------------------|
| 2 | input i1, i2, s;                        |
| 3 | output q;                               |
| 4 | <b>assign</b> q = (i1 & ~s)   (i2 & s); |
| 5 | endmodule                               |

## Implementation based on "always @ " procedural block:

| 1 | module mux (i1, i2, s, q);    |
|---|-------------------------------|
|   |                               |
| 2 | input i1, i2, s;              |
| 3 | output reg q;                 |
|   |                               |
| 4 | always @ (i1 or i2 or s)      |
| 5 | begin                         |
| 6 | $q = (i1 \& ^s)   (i2 \& s);$ |
| 7 | end                           |
|   |                               |
| 8 | endmodule                     |

#### Procedural Block "always" in Verilog

Update q whenever i1, i2, or s changes →

Implementation based on "always @ " procedural block:

| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
|   |                            |
| 2 | input i1, i2, s;           |
| 3 | output reg q;              |
|   |                            |
| 4 | always @ (i1 or i2 or s)   |
| 5 | begin                      |
| 6 | q = (i1 & ~s)   (i2 & s);  |
| 7 | end                        |
|   |                            |
| 8 | endmodule                  |

## Procedural Block "always" in Verilog

Only "regs" can be modified within an "always" code block→

| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | <b>input</b> i1, i2, s;    |
| 3 | output reg q;              |
| 4 | always @ (i1 or i2 or s)   |
| 5 | begin                      |
| 6 | q = (i1 & ~s)   (i2 & s);  |
| 7 | end                        |
| 8 | endmodule                  |

## Sensitivity List in Procedural Block "always"

Sensitivity list of "always" block → (contains i1, i2, and s pins):

Execute the body of the code block whenever one of the inputs in sensitivity list changes

| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | <b>input</b> i1, i2, s;    |
| 3 | output reg q;              |
| 4 | always @ (i1 or i2 or s)   |
| 5 | begin                      |
| 6 | q = (i1 & ~s)   (i2 & s);  |
| 7 | end                        |
| 8 | endmodule                  |

## Sensitivity List in Procedural Block "always"

Sensitivity list of "always" block: → i2 is omitted

| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
|   |                            |
| 2 | <b>input</b> i1, i2, s;    |
| 3 | output reg q;              |
|   |                            |
| 4 | always @ (i1 or s)         |
| 5 | begin                      |
| 6 | q = (i1 & ~s)   (i2 & s);  |
| 7 | end                        |
|   |                            |
| 8 | endmodule                  |

## Sensitivity List in Procedural Block "always"

"wildcard" operator (\*) at sensitivity list →
Forces to automatically determine the
dependencies of q, and to update q
whenever some of those input
dependencies changes

| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
|   |                            |
| 2 | <b>input</b> i1, i2, s;    |
| 3 | output reg q;              |
|   |                            |
| 4 | always @ (*)               |
| 5 | begin                      |
| 6 | q = (i1 & ~s)   (i2 & s);  |
| 7 | end                        |
|   |                            |
| 8 | endmodule                  |

Implementation based on "always @ " procedural block:

| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
|   |                            |
| 2 | <b>input</b> i1, i2, s;    |
| 3 | output reg q;              |
|   |                            |
| 4 | always @ (*)               |
| 5 | begin                      |
| 6 | q = (i1 & ~s)   (i2 & s);  |
| 7 | end                        |
|   |                            |
| 8 | endmodule                  |

Assignment statement →

"Blocking" assignment statements:

- First, line 6 is executed;
- After completing line 6, line 7 is executed

| 1 | <b>module</b> mux (i1, i2, s, q, q1); |
|---|---------------------------------------|
| 2 | input i1, i2, s;                      |
| 3 | output reg q, q1;                     |
| 4 | always @ (*)                          |
| 5 | begin                                 |
| 6 | q <= (i1 & ~s)   (i2 & s);            |
| 7 | q1 <= (i1 & ~s) & (i2 & s);           |
| 8 | end                                   |
| 9 | endmodule                             |

Implementation based on "always @ " procedural block:

| 1 | <b>module</b> mux (i1, i2, s, q, q1); |
|---|---------------------------------------|
|   |                                       |
| 2 | <b>input</b> i1, i2, s;               |
| 3 | output reg q, q1;                     |
|   |                                       |
| 4 | always @ (*)                          |
| 5 | begin                                 |
| 6 | q <= (i1 & ~s)   (i2 & s);            |
| 7 | q1 <= (i1 & ~s) & (i2 & s);           |
| 8 | end                                   |
|   |                                       |
| 9 | endmodule                             |

"Non-Blocking" assignment statements:
- Lines 6 and 7 execute concurrently

Implementation based on "always @ " procedural block:

| 1 | <b>module</b> mux (i1, i2, s, q, q1); |
|---|---------------------------------------|
| 2 | <b>input</b> i1, i2, s;               |
| 3 | output reg q, q1;                     |
| 4 | always @ (*)                          |
| 5 | begin                                 |
| 6 | q <= (i1 & ~s)   (i2 & s);            |
| 7 | q1 <= (i1 & ~s) & (i2 & s);           |
| 8 | end                                   |
| 9 | endmodule                             |

Whenever possible, non-blocking assignments are prefered

#### Code with blocking assignments:

| 1 | <b>module</b> mux (i1, i2, s, q, q1); |
|---|---------------------------------------|
| 2 | <b>input</b> i1, i2, s;               |
| 3 | output reg q, q1;                     |
| 4 | always @ (*)                          |
| 5 | begin                                 |
| 6 | q = (i1 & ~s)   (i2 & s);             |
| 7 | q1 = ~q;                              |
| 8 | end                                   |
| 9 | endmodule                             |

### Code with non-blocking assignments:

| 1 | <b>module</b> mux (i1, i2, s, q, q1); |
|---|---------------------------------------|
| 2 | input i1, i2, s;                      |
| 3 | output reg q, q1;                     |
| 4 | always @ (*)                          |
| 5 | begin                                 |
| 6 | q <= (i1 & ~s)   (i2 & s);            |
| 7 | q1 <= ~q;                             |
| 8 | end                                   |
| 9 | endmodule                             |

What is the difference?

#### Code with blocking assignments:

| 1 | <b>module</b> mux (i1, i2, s, q, q1); |
|---|---------------------------------------|
| 2 | <b>input</b> i1, i2, s;               |
| 3 | output reg q, q1;                     |
| 4 | always @ (*)                          |
| 5 | begin                                 |
| 6 | q = (i1 & ~s)   (i2 & s);             |
| 7 | q1 = ~q;                              |
| 8 | end                                   |
| 9 | endmodule                             |

#### Code with non-blocking assignments:

| 1 | <b>module</b> mux (i1, i2, s, q, q1);  |
|---|----------------------------------------|
|   | ************************************** |
| 2 | input i1, i2, s;                       |
| 3 | output reg q, q1;                      |
|   | - 400                                  |
| 4 | always @ (*)                           |
| 5 | begin                                  |
| 6 | q <= (i1 & ~s)   (i2 & s);             |
| 7 | q1 <= ~q;                              |
| 8 | end                                    |
|   |                                        |
| 9 | endmodule                              |

Because of non-blocking assignments used, either line 6 or line 7 can be completed first;
Thus, the resulted value for q1 is non-determenistic

| module mux (i1, i2, s, q); |
|----------------------------|
| input i1, i2, s;           |
| output reg q;              |
| always @ (*)               |
| begin                      |
| q <= (i1 & ~s)   (i2 & s); |
| end                        |
| endmodule                  |
|                            |

| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | input i1, i2, s;           |
| 3 | output reg q;              |
| 4 | always @ (*)               |
| 5 | begin                      |
| 6 | q <= (i1 & ~s)   (i2 & s); |
| 7 | end                        |
| 8 | endmodule                  |

| 1  | module mux (i1, i2, s, q);      |
|----|---------------------------------|
| 2  | <b>input</b> i1, i2, s;         |
| 3  | output reg q;                   |
| 4  | always @ (*)                    |
| 5  | begin                           |
| 6  | <b>if</b> (s == 0) <b>begin</b> |
| 7  | q <= i1;                        |
| 8  | end                             |
| 9  | else if (s == 1) begin          |
| 10 | q <= i2;                        |
| 11 | end                             |
| 12 | end                             |
| 13 | endmodule                       |

| 1 | module mux (i1, i2, s, q); |
|---|----------------------------|
| 2 | input i1, i2, s;           |
| 3 | output reg q;              |
| 4 | always @ (*)               |
| 5 | begin                      |
| 6 | q <= (i1 & ~s)   (i2 & s); |
| 7 | end                        |
| 8 | endmodule                  |

| 1  | module mux (i1, i2, s, q);      |
|----|---------------------------------|
| 2  | <b>input</b> i1, i2, s;         |
| 3  | output reg q;                   |
| 4  | always @ (*)                    |
| 5  | begin                           |
| 6  | <b>if</b> (s == 0) <b>begin</b> |
| 7  | q <= i1;                        |
| 8  | end                             |
| 9  | else if (s == 1) begin          |
| 10 | q <= i2;                        |
| 11 | end                             |
| 12 | end                             |
| 13 | endmodule                       |

| 1  | module mux (i1, i2, s, q);      |
|----|---------------------------------|
| 2  | <b>input</b> i1, i2, s;         |
| 3  | output reg q;                   |
| 4  | always @ (*)                    |
| 5  | begin                           |
| 6  | <b>if</b> (s == 0) <b>begin</b> |
| 7  | q <= i1;                        |
| 8  | end                             |
| 9  | else if (s == 1) begin          |
| 10 | q <= i2;                        |
| 11 | end                             |
| 12 | end                             |
| 13 | endmodule                       |

#### More compact code:

| 1  | module mux (i1, i2, s, q);  |
|----|-----------------------------|
| 2  | input i1, i2, s;            |
| 3  | output reg q;               |
| 4  | always @ (*)                |
| 5  | begin                       |
| 6  | <b>if</b> (s == 0) q <= i1; |
| 9  | <b>else</b> q <= i2;        |
| 12 | end                         |
| 13 | endmodule                   |

| 1  | module mux (i1, i2, s, q);      |
|----|---------------------------------|
| 2  | input i1, i2, s;                |
| 3  | output reg q;                   |
| 4  | always @ (*)                    |
| 5  | begin                           |
| 6  | <b>if</b> (s == 0) <b>begin</b> |
| 7  | q <= i1;                        |
| 8  | end                             |
| 9  | else if (s == 1) begin          |
| 10 | q <= i2;                        |
| 11 | end                             |
| 12 | end                             |
| 13 | endmodule                       |

| 1  | module mux (i1, i2, s, q);  |
|----|-----------------------------|
|    |                             |
| 2  | input i1, i2, s;            |
| 3  | output reg q;               |
|    |                             |
| 4  | always @ (*)                |
| 5  | begin                       |
| 6  | <b>if</b> (s == 0) q <= i1; |
| 9  | else q <= i2;               |
| 12 | end                         |
|    |                             |
| 13 | endmodule                   |

| 1  | module mux (i1, i2, s, q);  |
|----|-----------------------------|
|    |                             |
| 2  | <b>input</b> i1, i2, s;     |
| 3  | output reg q;               |
|    |                             |
| 4  | always @ (*)                |
| 5  | begin                       |
| 6  | <b>if</b> (s == 0) q <= i1; |
| 9  | <b>else</b> q <= i2;        |
| 12 | end                         |
|    |                             |
| 13 | endmodule                   |

### **Case Statement**

| 1  | module mux (i1, i2, s, q); |
|----|----------------------------|
| 2  | input i1, i2, s;           |
| 3  | output reg q;              |
| 4  | always @ (*)               |
| 5  | begin                      |
| 6  | case (s)                   |
| 7  | 0: q <= i1;                |
| 8  | 1: q <= i2;                |
| 9  | endcase                    |
| 10 | end                        |
| 11 | endmodule                  |

| 1  | module mux (i1, i2, s, q);  |
|----|-----------------------------|
|    |                             |
| 2  | <b>input</b> i1, i2, s;     |
| 3  | output reg q;               |
|    |                             |
| 4  | always @ (*)                |
| 5  | begin                       |
| 6  | <b>if</b> (s == 0) q <= i1; |
| 9  | <b>else</b> q <= i2;        |
| 12 | end                         |
|    |                             |
| 13 | endmodule                   |

### **Case Statement**

| 1  | module mux (i1, i2, s, q); |
|----|----------------------------|
|    |                            |
| 2  | input i1, i2, s;           |
| 3  | output reg q;              |
| 4  | always @ (*)               |
| 5  | begin                      |
| 6  | case (s)                   |
| 7  | 0: q <= i1;                |
| 8  | 1: q <= i2;                |
| 9  | endcase                    |
| 10 | end                        |
| 11 | endmodule                  |